代写EE E4321. Problem Set #8. Memory design. PLAs.代做Python程序

Department of Electrical Engineering

EE E4321. Problem Set #8. Memory design. PLAs.

Due: November 26, 2024, 5 PM EST by electronic submission

Please  carefully follow these  instructions.  Please submit your solutions to Problem 1 below as a single PDF file attachment through Courseworks.

For Design Project Part III, please submit your writeup as a single PDF file attachment submitted by only one person of your two-person team.  Please note clearly in the document the name of the two team members in your group.

To submit the layout, please stream out your design according to the instruc- tions on the class website and attached to your submission as well.

1. (This problem should be completed individually.)  In this problem, I want you to consider the implementation of a controller using PLAs. We will take advantage of the tool espresso to optimize our logic.

Consider a controller defined by the following VHDL description:

architecture  rtl  of  controller  is

subtype  state_type  is  std_ulogic_vector(0  to  3);

constant  s0:  state_type  :=  "0001";

constant  s1:  state_type  :=  "0010";

constant  s2:  state_type  :=  "0100";

constant  s3:  state_type  :=  "1000";

signal  state, next_state:  state_type;

signal  con1,  con2,  con3:  std_ulogic;

signal  out1,  out2:  std_ulogic;

signal  clk;

begin

state_logic:  process(state,  con1,  con2,  con3)  is

begin

out1  <= ’0’;

out2  <= ’0’;

case  state  is

when  s0  =>

out1  <= ’0’;

out2  <= ’0’;

next_state  <= s1;

when  s1  =>

out1  <= ’1’;

if  con1  =  ’1’  then

next_state  <= s2;

else

next_state  <= s1;

end  if;

when  s2  =>

out2  <= ’1’;

next_state  <= s3;

when  s3  =>

if  con2  =  ’0’  then

next_state  <= s3;

elsif  con3  =  ’0’  then

out1  <= ’0’;

next_state  <= s2;

else

next_state  <= s1;

end  if;

end  case;

end process  state_logic;

state_register:  process  (clk)  is

begin

if  (clk  =  ’1’  and not(clk’stable))  then

state  <= next_state;

end  if;

end process  state_register;

end  architecture  rtl;

Implement  this  finite-state  machine  as  a  PLA  and  a  (four-bit)  flip-flop. Present your results as (hand-drawn) schematics.  Don’t worry about sizing

Signal

Direction

Description

phi1

input

phase 1 clock

phi2

input

phase 2 clock

mem_read

input

enable the memory for read

mem_write

input

enable the memory for write

iobus<0:7>

bidi

data bus

addr<0:2>

input

address

or simulating your design.  To design the PLA, use  espresso for two-level logic optimization.  You can assess the espresso man pages on the input file format by typing:

man  -s  5  espresso

Additional documentation on espresso can also be found on the main espresso man pages:

man  espresso

The next problem is part of your final design project; you should work on this part of the problem set with your design-project partner.

Design Project Part III. You need to design the memory for your final design project. Your memory stores 8 8-bit (one-byte) words and has the following interface to the rest of your core:

Please precharge your memory with phi2 and qualify both the wordline and the write with the phi1 clock.  Use the mem_read signal to tristate the read driver. Only one level of decoding should be necessary (no predecoder). You are free to use the SRAM layout found in the cell sram_cell in the library arrayLib in /courses/ee4321/arrayLib.

To complete your memory design, I expect:

●  Sized schematics

● Layout of your memory design (remember to begin by making a tiling diagram and then stick layouts of your cells)

● Spectre results for the read and write delays of your SRAM. Verify that reads do not disturb the contents of the cells and that you will always be able to write your cell.

● Use Spectre FX to verify functionality for a larger number of patterns.




热门主题

课程名

mktg2509 csci 2600 38170 lng302 csse3010 phas3226 77938 arch1162 engn4536/engn6536 acx5903 comp151101 phl245 cse12 comp9312 stat3016/6016 phas0038 comp2140 6qqmb312 xjco3011 rest0005 ematm0051 5qqmn219 lubs5062m eee8155 cege0100 eap033 artd1109 mat246 etc3430 ecmm462 mis102 inft6800 ddes9903 comp6521 comp9517 comp3331/9331 comp4337 comp6008 comp9414 bu.231.790.81 man00150m csb352h math1041 eengm4100 isys1002 08 6057cem mktg3504 mthm036 mtrx1701 mth3241 eeee3086 cmp-7038b cmp-7000a ints4010 econ2151 infs5710 fins5516 fin3309 fins5510 gsoe9340 math2007 math2036 soee5010 mark3088 infs3605 elec9714 comp2271 ma214 comp2211 infs3604 600426 sit254 acct3091 bbt405 msin0116 com107/com113 mark5826 sit120 comp9021 eco2101 eeen40700 cs253 ece3114 ecmm447 chns3000 math377 itd102 comp9444 comp(2041|9044) econ0060 econ7230 mgt001371 ecs-323 cs6250 mgdi60012 mdia2012 comm221001 comm5000 ma1008 engl642 econ241 com333 math367 mis201 nbs-7041x meek16104 econ2003 comm1190 mbas902 comp-1027 dpst1091 comp7315 eppd1033 m06 ee3025 msci231 bb113/bbs1063 fc709 comp3425 comp9417 econ42915 cb9101 math1102e chme0017 fc307 mkt60104 5522usst litr1-uc6201.200 ee1102 cosc2803 math39512 omp9727 int2067/int5051 bsb151 mgt253 fc021 babs2202 mis2002s phya21 18-213 cege0012 mdia1002 math38032 mech5125 07 cisc102 mgx3110 cs240 11175 fin3020s eco3420 ictten622 comp9727 cpt111 de114102d mgm320h5s bafi1019 math21112 efim20036 mn-3503 fins5568 110.807 bcpm000028 info6030 bma0092 bcpm0054 math20212 ce335 cs365 cenv6141 ftec5580 math2010 ec3450 comm1170 ecmt1010 csci-ua.0480-003 econ12-200 ib3960 ectb60h3f cs247—assignment tk3163 ics3u ib3j80 comp20008 comp9334 eppd1063 acct2343 cct109 isys1055/3412 math350-real math2014 eec180 stat141b econ2101 msinm014/msing014/msing014b fit2004 comp643 bu1002 cm2030
联系我们
EMail: 99515681@qq.com
QQ: 99515681
留学生作业帮-留学生的知心伴侣!
工作时间:08:00-21:00
python代写
微信客服:codinghelp
站长地图